REV-00 MPH/57/62

2016/12

M.Sc. Physics First Semester Electronics (MPH - 104)

**Duration: 3Hrs.** 

Part-A (Objective) =20 Part-B (Descriptive) =50

#### (PART-B: Descriptive)

#### Duration: 2 hrs. 40 mins.

### Answer any four from Question no. 2 to 8 Question no. 1 is compulsory.

- 1. (a) Write different applications of OPAMP. Explain how OPAMP can be used assuming amplifier and as inverting amplifier. 5
  - (b) Write the differences between BJT and FET. Explain with suitable diagram operation of Depletion Type MOSFETs.
- 2. (a) Explain Fermi level in a semiconductor having impurities showing the effect of doping concentration and temperature.5
  - (b) Show that Fermi level in a intrinsic semiconductor is given by  $E_f = \frac{E_c + E_v}{2}$ Write down the expression for mass-action law. 5
- 3. (a) A half wave rectifier is connected to a  $^{10:1}$  transformer operating at the  $^{250V-50 Hz}$  power line. It is used to drive a  $^{20 ohms}$  load ( $R_L = 20 ohm$ )

i) Sketch the circuit ii) Sketch the output wave form

### Find the following:

- iii)  $V_{dc}$  and  $V_{ac}$  across the load iv) The diode peak inverse voltage.
- (b) A diode is connected in series with a load resistance of <sup>160 Ω</sup> across a dc supply voltage of 10V. Draw a dc load line and determine the voltage drop across the diode and diode current.

Marks: 50

5

**Full Marks: 70** 

4. (a) Write in detail action of a J-K flip flop with logic diagram and truth table.

5

5

5

- (b) What are the different types of registers? Design a 3-bit ripple counter and describe its action with web diagram.
- 5. (a) Define modulation. Explain the process of amplitude modulation.
  - (b) Write short note on: i) Schottky diode ii) Tunnel diode
- (a) Design a AND gate using NAND gate with logic expression. Write the logic expression and draw the logic expression of X-OR and X-NOR gate. 2+3
  - (b) Describe action of an RS flip flop with truth table and block diagram. 5
- 7. (a) Define MOD of counter. Differentiate between Asynchronous Counter and Synchronous Counter. 2+3
  - (b) Design a MOD 9 counter with suitable block diagram and truth table. 5
- 8. (a) Define current density for a cross section *A* of a conductor with length *L*. Find the expression for mobility and current density in semiconductor.
  5
  - (b) What are the different configurations of BJT? Explain BJT for CE configuration.
    5

\*\*\*\*\*

REV-00 MPH/57/62

# M.Sc. Physics First Semester Electronics (MPH - 104)

## **Duration: 20 minutes**

# (PART A - Objective Type)

Marks – 20

| 1. C  | Current density is given by                                     | y:                                  |                                   |                 |
|-------|-----------------------------------------------------------------|-------------------------------------|-----------------------------------|-----------------|
|       | a) $J = (n\mu_n + p\mu_p)q\varepsilon$                          | b) $J = (p\mu)$                     | $(n+n\mu_p)q\varepsilon$          |                 |
|       | $\mathbf{c}) \ J = \left(n\mu_n + p\mu_p\right)q$               | d) $J = (\mu_n)$                    | $+\mu_p)q\varepsilon$ .           |                 |
| 2. N  | $\text{Mobility}\left(\frac{m^2}{V-s}\right) \text{ of } elect$ | Silicon at room temperature is      |                                   |                 |
|       | a)(0.14,0.05)                                                   | b) (0.05,0.14)                      | c) (0.39,0.19)                    | d) (0.19,0.39)  |
| 3. N  | lass action law for intrins                                     | sic material is give                | n by                              |                 |
|       | a) $np = n_i^2$                                                 | b) $np = n^2$                       | c) $np = p_i^2$                   | d) $np = p^2$   |
| 4     | gate is known as a)AND                                          | universal gate<br>b)OR              | c)NOT                             | d)NAND          |
| 5. W  | Which of the following is a) Large size                         | advantage of digita<br>b)Noise free | al device?<br>c)Complex circuitry | d)Costly        |
| 6. N  | Iaximum addressing capa                                         | acity of 8085 micro                 | oprocessor is                     |                 |
|       | a) 8 <i>KB</i>                                                  | b) 16 <i>KB</i>                     | c) 32 <i>KB</i>                   | d) 64 <i>KB</i> |
| 7. W  | hich of the following ins                                       | truction will copy                  | content of Acccumulator?          |                 |
|       | a) <i>MOV B</i> , <i>A</i>                                      | b) <i>MOV A</i> , <i>C</i>          | c) MVI A,20H                      | d) HLT          |
| 8. In | a JFET, if $V_{GS} = 0$ , $V_{DS}$ in                           | ncreases to                         |                                   |                 |
|       | a) positive value                                               | b) negative value                   |                                   |                 |
|       | c)remains same                                                  | d) none o                           | f the above                       |                 |
| 9. Fc | or N-channel JFET, curre                                        | nt flows from                       |                                   |                 |
|       | a) source to drain                                              | b) drain to                         | o source                          |                 |
|       | c)drain to gate                                                 | d) gate to                          | drain                             |                 |

ŝ

- 10. Maximum drain current  $I_{DS}$  for JFET is defined for

a)  $V_{GS} = 0$ ;  $V_{DS} \rangle |V_P|$ b)  $V_{GS} = 0$ ;  $V_{DS} \langle |V_P|$ c)  $V_{GS} = 0$ ;  $V_{DS} = |V_P|$ d) none of the above.

11. Drain current for JFET is defined by

a) 
$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$
  
b)  $I_D = I_{DSS} \left( 1 - \frac{V_P}{V_{GS}} \right)^2$   
c)  $I_D = I_{DSS} \left( 1 + \frac{V_{GS}}{V_P} \right)^2$   
d)  $I_D = I_{DSS} \left( 1 + \frac{V_{GS}}{V_P} \right)^2$ 

12. For enhancement type MOSFETs

a)  $V_{GS} = 0$  b)  $V_{GS} > 0$  c)  $V_{GS} < 0$  d) none of the above

At room temperature, the current in an intrinsic semiconductor is due toa) holesb) electronsc) ionsd) holes and electrons

14. Donor impurity atom in a semiconductor result in new

- a) wide energy band
- b) narrow energy band
- c) discrete energy level just below conduction level

d) discrete energy level just above conduction level

15. Current flow in semiconductor depends on the phenomenon of

a) drift b) diffusion c) recombination d) all of the above

16. Negative resistance effect is observed in

| a) TUNNEL | b) BJT | c) FET | d) MOSFET |
|-----------|--------|--------|-----------|
|-----------|--------|--------|-----------|

17. Which of the following statements is true?

a) Silicon either doped with phosphorous only or boron only is p-type semiconductor

b) Silicon either doped with phosphorous only or boron only is n-type semiconductor

c) Silicon either doped with phosphorous is p-type semiconductor

d) Silicon either doped with boron only is p-type semiconductor

18. A tunnel diode is

a) High resistivity p-n junction diode

c) An amplifying device

- b) A slow switching device
- d) A very heavily doped p-n junction

19. For an ideal OPAMP input impedance is

b) infinity c) positive d) negative a) zero

20. For CB configuration of BJT,  $\alpha$  is defined as:

a)  $\frac{I_c}{I_E}$ b)  $\frac{I_E}{I_C}$ c)  $\frac{I_B}{I_E}$ d)  $\frac{I_E}{I_B}$ 

\*\*\*\*\*